翻訳と辞書
Words near each other
・ Casa de los Babys
・ Casa de los Balcones
・ Casa de los Botines
・ Casa de los Coroneles
・ Casa de los Dragones
・ Casa de los Pinelo
・ Casa de los Ponce de León
・ CASA de Maryland
・ Casa de Mi Padre
・ Cas di torto
・ CAS Exam 7C 2009
・ Cas Haley
・ CAS International
・ Cas Jansen
・ Cas Janssens
CAS latency
・ Cas Mudde
・ Cas Myslinski
・ Cas Peters
・ CAS Registry Number
・ Cas Robinson
・ Cas Spijkers
・ CAS UAV
・ Cas Walker
・ Cas Wouters
・ Cas-Cas Arrondissement
・ Cas-en-Bas
・ CAS/CSE protein family
・ Cas1
・ CAS2 (disambiguation)


Dictionary Lists
翻訳と辞書 辞書検索 [ 開発暫定版 ]
スポンサード リンク

CAS latency : ウィキペディア英語版
CAS latency

Common Access Strobe (CAS) latency, or CL, is the delay time between the moment a memory controller tells the memory module to access a particular memory column on a RAM module, and the moment the data from the given array location is available on the module's output pins.
In general, the lower the CL, the better.
In asynchronous DRAM, the interval is specified in nanoseconds (absolute time). In synchronous DRAM, the interval is specified in clock cycles. Because the latency is dependent upon a number of clock ticks instead of absolute time, the actual time for an SDRAM module to respond to a CAS event might vary between uses of the same module if the clock rate differs.
==RAM operation background==

Dynamic RAM is arranged in a rectangular array. Each row is selected by a horizontal ''word line''. Sending a logical high signal along a given row enables the MOSFETs present in that row, connecting each storage capacitor to its corresponding vertical ''bit line''. Each bit line is connected to a ''sense amplifier'' that amplifies the small voltage change produced by the storage capacitor. This amplified signal is then output from the DRAM chip as well as driven back up the bit line to ''refresh'' the row.
When no word line is active, the array is idle and the bit lines are held in a ''precharged'' state, with a voltage halfway between high and low. This indeterminate signal is deflected towards high or low by the storage capacitor when a row is made active.
To access memory, a row must first be selected and loaded into the sense amplifiers. This row is then ''active,'' and columns may be accessed for read or write.
The CAS latency is the delay between the time at which the column address and the ''column address strobe'' signal are presented to the memory module and the time at which the corresponding data is made available by the memory module. The desired row must already be active; if it is not, additional time is required.
As an example, a typical 1 GiB SDRAM memory module might contain eight separate one-gibibit DRAM chips, each offering 128 MiB of storage space. Each chip is divided internally into eight banks of 227=128 Mibits, each of which composes a separate DRAM array. Each array contains 214=16384 rows of 213=8192 bits each. One byte of memory (from each chip; 64 bits total from the whole DIMM) is accessed by supplying a 3-bit bank number, a 14-bit row address, and a 10-bit column address.

抄文引用元・出典: フリー百科事典『 ウィキペディア(Wikipedia)
ウィキペディアで「CAS latency」の詳細全文を読む



スポンサード リンク
翻訳と辞書 : 翻訳のためのインターネットリソース

Copyright(C) kotoba.ne.jp 1997-2016. All Rights Reserved.